PLL based fully-integrated LO generation for wideband RF front-ends

Erstveröffentlichung
2018-05-16Autoren
Gai, Xiaolei
Gutachter
Schumacher, HermannBerroth, Manfred
Dissertation
Fakultäten
Fakultät für Ingenieurwissenschaften, Informatik und PsychologieInstitutionen
Institut für Elektronische Bauelemente und SchaltungenZusammenfassung
This dissertation describes Phase Locked Loop (PLL) based Local Oscillator (LO) designs for RF front-end modules targeting wideband wireless communications systems from microwave to millimeter-wave ranges. With the increase of the operating frequencies in wireless transceivers, it becomes more challenging to deliver fully integrated LO signals with high performance. In conventional single loop PLLs, the comparison frequency is restricted by the speed and noise of the phase frequency detector, which increases the in-band phase noise and the phase lock time. In this thesis, a novel dual loop PLL topology with a higher comparison frequency and a wider loop bandwidth is investigated: a frequency acquisition loop speeds up the lock time; a phase locked hold loop improves the phase noise and spurious levels. The trade-offs between the loop bandwidth, phase noise and lock time are much more relaxed than in conventional PLLs. The LO generator is fully integrated in a 0.25μm SiGe BiCMOS technology. The designs benefit from the high speed, low noise HBTs and the small sized, low power consumption CMOS transistors. The key sub circuit block designs and optimization are in detail discussed, which include phase/frequency detectors, frequency dividers and prescalers, voltage controlled oscillators, loop filter designs and so on. The loop behavior, frequency response and transient performance are studied at a system level. Three demonstrators are presented: a 35 GHz ultra-low phase noise PLL for Ka-Band radar communications which achieves state-of-the-art phase noise performance; a wideband frequency synthesizer for multi-band satellite communications with a frequency range from 16 to 24 GHz; a 3 to 5 GHz reconfigurable receiver integrated with an agile frequency synthesizer for small cell base station applications.
Erstellung / Fertigstellung
2018
EU-Projekt uulm
FLEXWIN / FLEXIBLE MICROSYSTEM TECHNOLOGY FOR MICRO- AND MILLIMETRE-WAVE ANTENNA ARRAYS WITH INTELLIGENT PIXELS / EC / FP7 / 257335
Schlagwörter
[GND]: Phasenregelkreis | Oszillatorschaltung | Frequenzteiler | Frequenz[LCSH]: Phase-locked loops | Oscillators, audio-frequency | Oscillators, electric | Voltage-controlled oscillators | Frequency dividers | Radio frequency
[Freie Schlagwörter]: PLL | LO | VCO | RF front-ends | Phase noise | Dual loop | Frequency synthesizer | Fast locking | Phase detector
[DDC Sachgruppe]: DDC 620 / Engineering & allied operations
Metadata
Zur LanganzeigeDOI & Zitiervorlage
Nutzen Sie bitte diesen Identifier für Zitate & Links: http://dx.doi.org/10.18725/OPARU-6588
Gai, Xiaolei (2018): PLL based fully-integrated LO generation for wideband RF front-ends. Open Access Repositorium der Universität Ulm und Technischen Hochschule Ulm. Dissertation. http://dx.doi.org/10.18725/OPARU-6588
Verschiedene Zitierstile >